graph G { compound="true" rankdir="TB" bgcolor="white" fontname="Tahoma" node [ fixedsize="false" fontname="Tahoma" color="white" fillcolor="deepskyblue2" fontcolor="black" shape="box" style="filled" penwidth="1.0" ] edge [ fontname="Arial" color="#00688b" fontcolor="black" fontsize="12" arrowsize="0.5" penwidth="1.0" ] "[arm_smmuv3_pmu.c]" -- "[arm-cmn.c]" [label=" 3 ", penwidth="3", color="#00688b82"]; "[thunderx2_pmu.c]" -- "[qcom_l2_pmu.c]" [label=" 2 ", penwidth="2", color="#00688b70"]; "[hisilicon/hisi_pcie_pmu.c]" -- "[arm_smmuv3_pmu.c]" [label=" 2 ", penwidth="2", color="#00688b70"]; "[qcom_l2_pmu.c]" -- "[hisilicon/hisi_uncore_pa_pmu.c]" [label=" 2 ", penwidth="2", color="#00688b70"]; "[hisilicon/hisi_pcie_pmu.c]" -- "[arm-cmn.c]" [label=" 2 ", penwidth="2", color="#00688b70"]; "[thunderx2_pmu.c]" -- "[hisilicon/hisi_uncore_pa_pmu.c]" [label=" 2 ", penwidth="2", color="#00688b70"]; "[marvell_cn10k_tad_pmu.c]" -- "[arm_smmuv3_pmu.c]" [label=" 2 ", penwidth="2", color="#00688b70"]; "[marvell_cn10k_tad_pmu.c]" -- "[hisilicon/hisi_pcie_pmu.c]" [label=" 2 ", penwidth="2", color="#00688b70"]; "[marvell_cn10k_tad_pmu.c]" -- "[arm-cmn.c]" [label=" 2 ", penwidth="2", color="#00688b70"]; "[arm_smmuv3_pmu.c]" -- "[arm_dmc620_pmu.c]" [label=" 1 ", penwidth="1", color="#00688b5E"]; "[arm_pmu.c]" -- "[arm-ccn.c]" [label=" 1 ", penwidth="1", color="#00688b5E"]; "[arm_dsu_pmu.c]" -- "[arm-cci.c]" [label=" 1 ", penwidth="1", color="#00688b5E"]; "[hisilicon/hisi_uncore_l3c_pmu.c]" -- "[hisilicon/hisi_uncore_ddrc_pmu.c]" [label=" 1 ", penwidth="1", color="#00688b5E"]; "[hisilicon/hisi_uncore_sllc_pmu.c]" -- "[hisilicon/hisi_uncore_hha_pmu.c]" [label=" 1 ", penwidth="1", color="#00688b5E"]; "[hisilicon/hisi_uncore_pmu.c]" -- "[hisilicon/hisi_uncore_ddrc_pmu.c]" [label=" 1 ", penwidth="1", color="#00688b5E"]; "[qcom_l2_pmu.c]" -- "[hisilicon/hisi_uncore_hha_pmu.c]" [label=" 1 ", penwidth="1", color="#00688b5E"]; "[hisilicon/hisi_uncore_pmu.h]" -- "[hisilicon/hisi_uncore_ddrc_pmu.c]" [label=" 1 ", penwidth="1", color="#00688b5E"]; "[qcom_l2_pmu.c]" -- "[arm_smmuv3_pmu.c]" [label=" 1 ", penwidth="1", color="#00688b5E"]; "[fsl_imx8_ddr_perf.c]" -- "[arm_pmu.c]" [label=" 1 ", penwidth="1", color="#00688b5E"]; "[thunderx2_pmu.c]" -- "[arm-cmn.c]" [label=" 1 ", penwidth="1", color="#00688b5E"]; "[hisilicon/hisi_uncore_ddrc_pmu.c]" -- "[arm-cmn.c]" [label=" 1 ", penwidth="1", color="#00688b5E"]; "[xgene_pmu.c]" -- "[fsl_imx8_ddr_perf.c]" [label=" 1 ", penwidth="1", color="#00688b5E"]; "[hisilicon/hisi_uncore_pa_pmu.c]" -- "[arm-ccn.c]" [label=" 1 ", penwidth="1", color="#00688b5E"]; "[thunderx2_pmu.c]" -- "[hisilicon/hisi_uncore_l3c_pmu.c]" [label=" 1 ", penwidth="1", color="#00688b5E"]; "[qcom_l2_pmu.c]" -- "[arm-ccn.c]" [label=" 1 ", penwidth="1", color="#00688b5E"]; "[arm_dsu_pmu.c]" -- "[arm-ccn.c]" [label=" 1 ", penwidth="1", color="#00688b5E"]; "[thunderx2_pmu.c]" -- "[arm_spe_pmu.c]" [label=" 1 ", penwidth="1", color="#00688b5E"]; "[hisilicon/hisi_uncore_pmu.c]" -- "[arm_spe_pmu.c]" [label=" 1 ", penwidth="1", color="#00688b5E"]; "[hisilicon/hisi_uncore_hha_pmu.c]" -- "[arm-cmn.c]" [label=" 1 ", penwidth="1", color="#00688b5E"]; "[hisilicon/hisi_uncore_hha_pmu.c]" -- "[arm_smmuv3_pmu.c]" [label=" 1 ", penwidth="1", color="#00688b5E"]; "[hisilicon/hisi_uncore_sllc_pmu.c]" -- "[hisilicon/hisi_uncore_ddrc_pmu.c]" [label=" 1 ", penwidth="1", color="#00688b5E"]; "[thunderx2_pmu.c]" -- "[hisilicon/hisi_uncore_pmu.c]" [label=" 1 ", penwidth="1", color="#00688b5E"]; "[qcom_l3_pmu.c]" -- "[arm-cmn.c]" [label=" 1 ", penwidth="1", color="#00688b5E"]; "[qcom_l3_pmu.c]" -- "[hisilicon/hisi_uncore_ddrc_pmu.c]" [label=" 1 ", penwidth="1", color="#00688b5E"]; "[fsl_imx8_ddr_perf.c]" -- "[arm_spe_pmu.c]" [label=" 1 ", penwidth="1", color="#00688b5E"]; "[hisilicon/hisi_uncore_pmu.c]" -- "[fsl_imx8_ddr_perf.c]" [label=" 1 ", penwidth="1", color="#00688b5E"]; "[hisilicon/hisi_uncore_pa_pmu.c]" -- "[hisilicon/hisi_uncore_ddrc_pmu.c]" [label=" 1 ", penwidth="1", color="#00688b5E"]; "[hisilicon/hisi_uncore_pmu.h]" -- "[arm-cci.c]" [label=" 1 ", penwidth="1", color="#00688b5E"]; "[hisilicon/hisi_uncore_pmu.h]" -- "[hisilicon/hisi_uncore_hha_pmu.c]" [label=" 1 ", penwidth="1", color="#00688b5E"]; "[hisilicon/hisi_uncore_ddrc_pmu.c]" -- "[arm-ccn.c]" [label=" 1 ", penwidth="1", color="#00688b5E"]; "[arm-ccn.c]" -- "[arm-cci.c]" [label=" 1 ", penwidth="1", color="#00688b5E"]; "[hisilicon/hisi_uncore_sllc_pmu.c]" -- "[hisilicon/hisi_uncore_pa_pmu.c]" [label=" 1 ", penwidth="1", color="#00688b5E"]; "[xgene_pmu.c]" -- "[arm_spe_pmu.c]" [label=" 1 ", penwidth="1", color="#00688b5E"]; "[hisilicon/hisi_uncore_pmu.c]" -- "[hisilicon/hisi_uncore_pa_pmu.c]" [label=" 1 ", penwidth="1", color="#00688b5E"]; "[fsl_imx8_ddr_perf.c]" -- "[arm-cci.c]" [label=" 1 ", penwidth="1", color="#00688b5E"]; "[hisilicon/hisi_uncore_l3c_pmu.c]" -- "[arm_spe_pmu.c]" [label=" 1 ", penwidth="1", color="#00688b5E"]; "[hisilicon/hisi_uncore_sllc_pmu.c]" -- "[arm_dmc620_pmu.c]" [label=" 1 ", penwidth="1", color="#00688b5E"]; "[hisilicon/hisi_uncore_pa_pmu.c]" -- "[arm_pmu.c]" [label=" 1 ", penwidth="1", color="#00688b5E"]; "[hisilicon/hisi_uncore_pmu.h]" -- "[hisilicon/hisi_uncore_pmu.c]" [label=" 1 ", penwidth="1", color="#00688b5E"]; "[qcom_l3_pmu.c]" -- "[arm_dmc620_pmu.c]" [label=" 1 ", penwidth="1", color="#00688b5E"]; }